

### DIGITAL LOGIC DESIGN

UNIT-4

### Sequential Circuits

 Sequential circuit consists of feedback path and several memory elements



 Sequential circuit = Combinational Logic + Memory Elements

# Memory Elements in Sequential Circuits

- Memory Element can either be a latch or flip-flop
- Latch output is dependent on input and does not require a clock while flip flop output depends on clock and input.
- One latch or one flip-flop can store 1 bit of information.

# Differences between Combinational Circuits and Sequential Circuits

| Combinational                                                                     | Sequential                                                                                                                    |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Output of any instance of time depends only upon the input variables              | Output is generated dependent<br>upon the present input variables<br>and also on the basis of past<br>history of these inputs |
| Memory unit is not required. i.e. it doesn't allocate any memory to the elements. | Memory unit is required i.e. it allocates any memory to the elements.                                                         |
| Faster                                                                            | Slower                                                                                                                        |
| Easy to design                                                                    | Difficult                                                                                                                     |
| Parallel adder                                                                    | Serial adder                                                                                                                  |
| Ex- Half and full adder Half and full subtractor MUX , DEMUX                      | Ex- Flip flops<br>Shift registers<br>Binary counters                                                                          |

### SR LATCH USING NOR GATE





| S | R   | $Q_n$ | Q <sub>n+1</sub> | State                      |
|---|-----|-------|------------------|----------------------------|
| 0 | 0 0 | 0     | 0                | No Change (NC)             |
| 0 | 1   | 0     | 0                | Reset                      |
| 1 | 0   | 0     | 1.<br>1          | Set                        |
| 1 | 1   | 0     | ×                | Indeterminate<br>(invalid) |

Truth table

### SR LATCH USING NOR GATE

| Inp | outs | Previous state |    | Next  | state   |               |
|-----|------|----------------|----|-------|---------|---------------|
| S   | R    | Q              | Q' | $Q_+$ | $Q_+$ , |               |
| 0   | 0    | 0              | 1  | 0     | 1       | No Change     |
|     |      | 1              | 0  | 1     | 0       | (NS=PS)       |
| 0   | 1    | 0              | 1  | 0     | 1       | Reset         |
|     |      | 1              | 0  | 0     | 1       | (NS=0)<br>Set |
| 1   | 0    | 0              | 1  | 1     | 0       | Set           |
|     |      | 1              | 0  | 1     | 0       | (NS=1)        |
| 1   | 1    | 0              | 1  | 1     | 1       | Indeterminate |
|     |      | 1              | 0  | 1     | 1       | (NS=1 OR 0)   |

#### SR LATCH USING NOR GATE

- SET=0, RESET=0: has no effect on the output state. Q and Q' will remain in whatever state they were prior to the occurrence of this input condition. (No change State)
- SET=0, RESET=1: this will always reset Q=0, where it will remain even after RESET returns to 0
- SET=1, RESET=0: this will always set Q=1, where it will remain even after SET returns to 0.
- SET=1,RESET=1; this condition tries to SET and RESET the latch at the same time, and it produces Q=Q'=0. here outputs are unpredictable. This input condition should not be used.
- Suppose inputs are applied in this way
  - $\gt$  S=0,R=0 then Q=0,Q'=1 (No change)
  - $\gt$  S=0,R=1 then Q=0,Q'=1, (Reset state)
  - $\gt$  S=1,R=0 then Q=1,Q'=0 (set state)
  - $\gt$  S=0,R=0 then Q=1,Q'=0(no change)

### SR LATCH USING NAND GATE



· Here States are reversed

# GATED SR LATCH USING NAND GATE





| Logia | Ċ. |    | ha1 |
|-------|----|----|-----|
| Logic | וכ | /m | DOI |

| EN | S | R | Q <sub>n</sub> | Q <sub>n+1</sub> | State          |
|----|---|---|----------------|------------------|----------------|
| 1  | 0 | 0 | 0              | 0                | No change (NC) |
| 1  | 0 | 0 | 1              | 1                |                |
| 1  | 0 | 1 | 0              | 0                | Reset          |
| 1  | 0 | 1 | 1              | 0                |                |
| 1  | 1 | 0 | 0              | 1                | Set            |
| 1  | 1 | 0 | 1              | 1                |                |
| 1  | 1 | 1 | 0              | Х                | Indeterminate  |
| 1  | 1 | 1 | 1              | X                |                |
| 0  | Х | Х | 0              | 0                | No change (NC) |
| 0  | Х | Х | 1              | 1                |                |

Functional Table

WHEN EN=1 SR LATCH OTHERWISE PREVIOUS STATE IS RETAINED

### **OTHER LATCHES**

- D LATCH
- JK LATCH
- T LATCH
- Working of this will be same as working of flip-flops only difference is latch need not require clock



### FLIP-FLOP





#### TRIGGERING OF FLIP-FLOP



CLOCKS WILL NORMALLY BE EDGE TRIGGERING





### SR FLIP-FLOP



| C          | S | R | Q, | Q <sub>n+1</sub> | State          |
|------------|---|---|----|------------------|----------------|
| 1          | 0 | 0 | 0  | 0                | No Change (NC) |
| 1          | 0 | 1 | 0  | 0                | Reset          |
| $\uparrow$ | 1 | 0 | 0  | 1                | Set            |
| 1          | 1 | 1 | 0  | ×                | Indeterminate  |
| 0          | × | × | 0  | 0                | No Change (NC) |

c) Functional Table

### SR FLIP-FLOP

- 1. When CP=0 the output of N3 and N4 are 1 regardless of the value of S and R. This is given as input to N1 and N2. This makes the previous value of Q and Q' unchanged.
- 2. When CP=1 the information at S and R inputs are allowed to reach the latch and change of state in flip-flop takes place.
- 3. CP=1, S=1, R=0 gives the SET state i.e., Q=1, Q'=0.
- 4. CP=1, S=0, R=1 gives the RESET state i.e., Q=0, Q'=1.
- 5. CP=1, S=0, R=0 does not affect the state of flip-flop.
- 6. CP=1, S=1, R=1 is not allowed, because it is not able to determine the next state. This condition is said to be a race condition.

#### D FLIP-FLOP





- The D flip-flop is the modified form of R-S flip-flop. S-R flip-flop is converted to D flip-flop by adding an inverter between S and R and only one input D is taken instead of S and R. So one input is D and complement of D is given as another input. The logic diagram and the block diagram of D flip-flop with clocked input
- When the clock is low both the NAND gates (N1 and N2) are disabled and Q retains its last value. When clock is high both the gates are enabled and the input value at D is transferred to its output Q. D flip-flop is also called —Data flip-flop. (Normally D-Flip-Flop is used in the design of Registers)

### EDGE TRIGGERED JK FLIP-FLOP





| J | K | $Q_{(t+1)}$ | Comments      |
|---|---|-------------|---------------|
| 0 | 0 | Qt          | No change     |
| 0 | 1 | 0           | Reset / clear |
| 1 | 0 | 1           | Set           |
| 1 | 1 | Q'ı         | Complement/   |
|   |   |             | toggle.       |

c) Functional Table

### EDGE TRIGGERED JK FLIP-FLOP



# EDGE TRIGGERED JK FLIP-FLOP

- 1. When J=0, K=0 then both N3 and N4 will produce high output and the previous value of Q and Q' retained as it is(No Change).
- 2. When J=0, K=1, N3 will get an output as 1 and output of N4 depends on the value of Q. The final output is Q=0, Q'=1 i.e., reset state
- 3. When J=1, K=0 the output of N4 is 1 and N3 depends on the value of Q'. The final output is Q=1 and Q'=0 i.e., set state
- 4. When J=1, K=1, If Q=1, Q'=0 then N4 passes '0' to N2 which produces Q'=1, Q=0 which is reset state. When J=1, K=1, Q changes to the complement of the last state. The flip-flop is said to be in the toggle state. (This State is normally used in the design of Counters)

### EDGE TRIGGERED T FLIP-FLOP



It T=0 NS=PS and if T=1 NS=PS'. NS=NEXT STATE( $Q_{N+1}$ ) PS=PREVIOUS STATE( $Q_N$ )





| T | Q <sub>n+1</sub> | State     |
|---|------------------|-----------|
| 0 | Qn               | No Change |
| 1 | $Q_n'$           | Toggle    |
|   |                  |           |

Truth table for T Flip-Flop

# RACE AROUND CONDITION JK FLIP-FLOP

1. In level triggering, if J=1, K=1, the output changes its state continuously 1,0,1,0,1,0,1 without change in input.



https://www.youtube.com/watch? v=trPGhO7MPnw&itct=CAsQp DAYCSITCLDq0NCn5toCFVTZ wQodmDYD3jIGcmVsbWZ1SP D0oZnyg\_OXPg%3D%3D&app =desktop

(See this video to understand about it)

To avoid this go for edge

triggering

### MASTER SLAVE D FLIP-FLOP

To avoid Race Around Condition we go for Master Slave Flip- Flops. We can use SR or JK or D or T Flip-Flops





- Master will be active at positive level of the clock Qm=D and Qs=PS(Previous State)
- Slave will be active at the negative level of the clock Qm=PS, and Qs=Qm
- If clk=1 Qm=D but output will still be the previous state(Qs). So here without change in input the output remains same. Hence Race Around Condition is avoided.

### MASTER SLAVE D FLIP-FLOP

To avoid Race Around Condition we go for Master Slave Flip- Flops. We can use SR or JK or D or T Flip-Flops



(a) Logic diagram

| Inputs            |     | Output | Comments |  |  |  |
|-------------------|-----|--------|----------|--|--|--|
| D                 | CLK | Q      |          |  |  |  |
| 0                 | Л   | 0      | RESET    |  |  |  |
| 1                 | 几   | 1      | SET      |  |  |  |
| 4 × T - 11 - 11 - |     |        |          |  |  |  |

(b) Truth table

# JK FLIP-FLOP WITH PRESET AND CLEAR



| DC RESET<br>(CLR) | FF response       |
|-------------------|-------------------|
| 0                 | Not used          |
| 0                 | Q = 0             |
| 1                 | Q = 1             |
| 1                 | Clocked operation |
|                   |                   |

(a) Logic symbol

(b) Truth table

J-K flip-flop with active-LOW PRESET and CLEAR inputs.



| DC SET<br>(PRE) | DC RESET<br>(CLR) | FF response       |
|-----------------|-------------------|-------------------|
| 0               | О                 | Clocked operation |
| О               | 1                 | Q = 0             |
| 1               | 0                 | Q = 1             |
| 1               | 1                 | Not used          |

(a) Logic symbol

(b) Truth table

J-K flip-flop with active-HIGH PRESET and CLEAR inputs.

# FLIP-FLOP EXCITATION TABLE

#### Used in conversion of Flip-Flops and design of Synchronous Counter

| $Q_t$ | $Q_{t+1}$ | S | R | J | K         | D | T |
|-------|-----------|---|---|---|-----------|---|---|
| 0     | 0         | 0 | × | 0 | $\propto$ | 0 | 0 |
| 0     | 1         | 1 | 0 | 1 | $\propto$ | 1 | 1 |
| 1     | 0         | 0 | 1 | x | 1         | 0 | 1 |
| 1     | 1         | x | 0 | x | 0         | 1 | 0 |

- Depending on output, input is derived
- See this video how excitation table is written for SR Flip-Flop. Same Procedure can be adopted for other flip-flops.
- <a href="https://www.youtube.com/watch?v=uiKKRPZbuXA">https://www.youtube.com/watch?v=uiKKRPZbuXA</a>



### SR FLIP-FLOP

| Inputs |   | Previous state | Next state |  |
|--------|---|----------------|------------|--|
| S      | R | Q              | $Q_+$      |  |
| 0      | 0 | 0              | 0          |  |
|        |   | 1              | 1          |  |
| 0      | 1 | 0              | 0          |  |
|        |   | 1              | 0          |  |
| 1      | 0 | 0              | 1          |  |
|        |   | 1              | 1          |  |

### FLIP-FLOP CONVERSIONS

#### Procedure:

- 1. Identify available and required flip flop.
- 2. Make characteristic table for required flip flop.
- Make excitation table for available flip flop.
- 4. Write boolean expression for available ff.
- 5. Draw the circuit.



### JK FLIP-FLOP TO D-FLIP-FLOP CONVERSION



- 1.Available=JK, Required=D
- 2. Write characteristic table(functional table) of D flip-flop.
- 3. Write Excitation table of JK Flip-Flop
- 4.Write Boolean Expressions for JK Flip-flop
- 5.Draw the circuit.

https://www.youtube.com/watc h?v=ApJ972OYyXQ

(See this video if procedure is not clear)

### JK FLIP-FLOP TO SR-FLIP-FLOP CONVERSION

|   | ernal | Present<br>State | Next<br>State    | Flip-<br>Inp | -flop<br>uts |
|---|-------|------------------|------------------|--------------|--------------|
| S | R     | $Q_n$            | Q <sub>n+1</sub> | J            | K            |
| 0 | 0     | 0                | 0                | 0            | Χ            |
| 0 | 0     | 1                | 1                | Χ            | 0            |
| 0 | 1     | 0                | 0                | 0            | Χ            |
| 0 | 1     | 1                | 0                | Χ            | 1            |
| 1 | 0     | 0                | 1                | 1            | Χ            |
| 1 | 0     | 1                | 1                | Х            | 0            |

(a) Conversion table



- 1.Available=JK, Required=SR
- 2. Write characteristic table(functional table) of SR flip-flop.
- 3. Write Excitation table of JK Flip-Flop
- 4. Write Boolean Expressions for JK Flip-flop
- 5.Draw the circuit.

# SR FLIP-FLOP TO D-FLIP-FLOP CONVERSION

| External<br>Inputs | Present<br>State | Next<br>State    | Flip-flop<br>Inputs |   |
|--------------------|------------------|------------------|---------------------|---|
| D                  | Q <sub>n</sub>   | Q <sub>n+1</sub> | S                   | R |
| 0                  | 0                | 0                | 0                   | × |
| 0                  | 1                | 0                | 0                   | 1 |
| 1                  | 0                | 1                | 1                   | 0 |
| 1                  | 1                | 1                | ×                   | 0 |

(a) Conversion table





(b) K-maps for S and R



(c) Logic diagram

### SEQUENTIAL CIRCUITS

#### Synchronous sequential circuits

- In synchronous circuits, memory elements are clocked FFs.
- In synchronous circuits, the change in input signals can affect memory elements upon activation of clock signal.
- The maximum operating speed of the clock depends on time delays involved.
- Easier to design.

#### Asynchronous sequential circuits

- In asynchronous circuits, memory elements are either unclocked FFs or time delay elements.
- In asynchronous circuits, change in input signals can affect memory elements at any instant of time.
- Because of the absence of the clock, asynchronous circuits can operate faster than synchronous circuits.
- More difficult to design.

#### SHIFT REGISTERS

Different types of Shift Registers are available

- ➤ Serial In Serial Out Shift Register(SISO)
- ➤ Serial In- Parallel Out Shift Register(SIPO)
- ➤ Parallel In Serial Out Shift Register(PISO)
- ➤ Parallel In Parallel Out Shift Register (PIPO)
- ➤ Bidirectional Shift Registers for 2 types of Shift
- ➤ Universal Shift Register

#### Serial In - Serial Out Shift Register(SISO)



- Serial means single input and serial output means only one output
- The input data is applied sequentially to the D input of the first flip-flop on the left (FF0). During each clock pulse, one bit is transmitted from left to right.
- Assume a data input to be 1. the data input reaches FF3 after 4 clock pulses.

### SHIFT REGISTERS

Serial In - Serial Out Shift Register(SISO)



| No of<br>Cloc<br>k | Input | $Q_0$ | $\mathbf{Q}_1$ | $\mathbf{Q}_2$ | out |
|--------------------|-------|-------|----------------|----------------|-----|
| 0                  | X     | 0     | 0              | 0              | 0   |
| 1                  | 1     | 1     | 0              | 0              | 0   |
| 2                  | 0     | 0     | 1              | 0              | 0   |
| 3                  | 1     | 1     | 0              | 1              | 0   |
| 4                  | 1     | 1     | 1              | 0              | 1   |

### SHIFT REGISTERS

#### Serial In - Serial Out Shift Register(SISO)



| No of<br>Clock | Input | $D_{\mathrm{B}}$    | $D_{\rm C}$         | $D_{\mathrm{D}}$    | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ |
|----------------|-------|---------------------|---------------------|---------------------|-------|-------|-------|-------|
| 0              | X     | PS(Q <sub>0</sub> ) | PS(Q <sub>1</sub> ) | PS(Q <sub>2</sub> ) | 0     | 0     | 0     | 0     |
| 1              | 1     | 0                   | 0                   | 0                   | 1     | 0     | 0     | 0     |
| 2              | 0     | 1                   | 0                   | 0                   | 0     | 1     | 0     | 0     |
| 3              | 1     | 0                   | 1                   | 0                   | 1     | 0     | 1     | 0     |
| 4              | 1     | 1                   | 0                   | 1                   | 1     | 1     | 0     | 1     |

### SERIAL IN- PARALLEL OUT SHIFT REGISTERS

- Serial means single input and parallel output means output is taken in parallel
- At each clock,  $Q_0 = in$ ,  $Q_1 = PS$  of  $Q_0$ ,  $Q_2 = PS$  of  $Q_1$ ,  $Q_3 = PS$  of  $Q_2$
- After 4 clocks  $Q_3 = D$ .



| 2 |
|---|
| 3 |
| 4 |
|   |

| No of<br>Cloc | Input | $Q_0$ | $\mathbf{Q}_1$ | $Q_2$ | $Q_3$ |
|---------------|-------|-------|----------------|-------|-------|
| k             |       |       |                |       |       |
| 0             | X     | 0     | 0              | 0     | 0     |
| 1             | 1     | 1     | 0              | 0     | 0     |
| 2             | 0     | 0     | 1              | 0     | 0     |
| 3             | 1     | 1     | 0              | 1     | 0     |
| 4             | 1     | 1     | 1              | 0     | 1     |

Logic Diagram

**Functional Table** 

# SERIAL IN- PARALLEL OUT SHIFT REGISTERS



Logic Diagram

| No of<br>Clock | Input | $D_{B}$   | $D_{C}$   | $D_D$     | $Q_0$ | <b>Q</b> | $Q_2$ | $Q_3$ |
|----------------|-------|-----------|-----------|-----------|-------|----------|-------|-------|
| 0              | X     | $PS(Q_0)$ | $PS(Q_1)$ | $PS(Q_2)$ | 0     | 0        | 0     | 0     |
| 1              | 1     | 0         | 0         | 0         | 1     | 0        | 0     | 0     |
| 2              | 0     | 1         | 0         | 0         | 0     | 1        | 0     | 0     |
| 3              | 1     | 0         | 1         | 0         | 1     | 0        | 1     | 0     |
| 4              | 1     | 1         | 0         | 1         | 1     | 1        | 0     | 1     |

### PARALLEL IN SERIAL OUT SHIFT REGISTER

In this type, the bits are entered in parallel i.e., simultaneously into their respective stages on parallel lines.

There are four data input lines, X0, X1, X2 and X3 for entering data in parallel into the register.

SHIFT/ LOAD input is the control input, which allows four bits of data to load in parallel into the register.

When SHIFT/LOAD is LOW, gates G1, G2, G3 and G4 are enabled, allowing each data bit to be applied to the D input of its respective Flip-Flop. When a clock pulse is applied, the Flip-Flops with D=1 will set and those with D=0 will reset, thereby storing all four bits simultaneously.



## PARALLEL IN SERIAL OUT SHIFT REGISTER



### PARALLEL IN SERIAL OUT SHIFT REGISTER

When SHIFT/LOAD is HIGH, gates G1, G2, G3 and G4 are disabled and gates G5, G6 and G7 are enabled, allowing the data bits to shift right from one stage to the next. The OR gates allow either the normal shifting operation or the parallel data entry operation, depending on which AND gates are enabled by the level on the SHIFT/LOAD input.

#### Parallel-In Parallel-Out Shift Register:



### BI-DIRECTIONAL SHIFT REGISTER

- Here data can be shifted either left or right.
- A HIGH on the RIGHT/LEFT control input allows data bits inside the register to be shifted to the right, and a LOW enables data bits inside the register to be shifted to the left. When the RIGHT/LEFT control input is HIGH, gates G1, G2, G3 and G4 are enabled, and the state of the Q output of each Flip-Flop is passed through to the D input of the following Flip-Flop. When a clock pulse occurs, the data bits are shifted one place to the right.
- When the RIGHT/LEFT control input is LOW, gates G5, G6, G7 and G8 are enabled, and the Q output of each Flip-Flop is passed through to the D input of the preceding Flip-Flop. When a clock pulse occurs, the data bits are then shifted one place to the left.



### BI-DIRECTIONAL SHIFT REGISTER



## UNIVERSAL SHIFT REGISTER



4-bit universal shift register.

#### Function table for the register

| Mode  | control        |                    |
|-------|----------------|--------------------|
| $S_1$ | s <sub>o</sub> | Register operation |
| О     | 0              | No change          |
| O     | 1              | Shift right        |
| 1     | O              | Shift left         |
| 1     | 1              | Parallel load      |

#### COUNTER

- A counter is a register that goes through a <u>predetermined</u> sequence of states upon the application of clock pulses.
  - Asynchronous counters
  - Synchronous counters
- Asynchronous Counters (or Ripple counters)
  - the clock signal (CLK) is only used to clock the first FF.
  - Each FF (except the first FF) is clocked by the preceding FF.
- Synchronous Counters,
  - the clock signal (CLK) is applied to all FF, which means that all FF shares the same clock signal,
  - thus the output will change at the same time.

### 2 BIT ASYNCHRONOUS COUNTER OR MOD-4 UP COUNTER



A two-bit asynchronous counter is shown on the left. The external clock is connected to the clock input of the first flip-flop (FF0) only. So, FF0 changes state at the falling edge of each clock pulse, but FF1 changes only when triggered by the falling edge of the Q output of FF0.

If working not clear view this video https://www.youtube.com/watch?v=iaIu5SYmWVM&list=PLuYnCh-Sh1Xd5cLa-CfK883tPmJwrjSwF

#### ASYNCHRONOUS MOD-4 DOWN COUNTER



# DESIGN PROCEDURE ASYNCHRONOUS COUNTER

- Each Flip-Flop will give 2 states 0 and 1.So N flip-flop will give 2<sup>n</sup> states
- First Determine no of Flip-Flop Required. If it is a 2 bit 2 flip-flop are required.

MOD-n Counter: (If n is a multiple of 2) then

• if Mod-16 counter is written then it has 16 states starting from 0000 to 1111 in binary. or to get 16 states, n has to be 4.

#### MOD-n Counter:

- If n is not a multiple of 2
- First identify no of states, then write the state in binary format. Then the maximum state is considered if it is a r bit then r flip flop are required. But r flip-flop will give 2<sup>r</sup> States. In order to get maximum state use AND gate for active clear or NAND gate for low clear
- Ex:MOD-10 counter means it has 10 states starting from 0000 to 1001 in binary since the last state is a 4 bit number 4 flip flop are required. But 4 flip-flops will give output as 16 states. So we design the circuit in such a way at 1010 the flip-flop has to be reset to zero by connecting NAND gate with inputs as Q3,Q1 for low clear.



#### MOD-10(1010) ASYNCHRONOUS COUNTER







| After  |                | Co    | unt   |                |
|--------|----------------|-------|-------|----------------|
| pulses | $\mathbb{Q}_4$ | $Q_3$ | $Q_2$ | Q <sub>1</sub> |
| 0      | 0              | 0     | 0     | 0              |
| 1      | 0              | 0     | 0     | 1              |
| 2      | 0              | 0     | 1     | 0              |
| 2<br>3 | 0              | 0     | 1     | 1              |
| 4      | 0              | 1     | 0     | 0              |
| 4<br>5 | 0              | 1     | 0     | 1              |
| 6      | 0              | 1     | 1     | 0              |
| 7      | 0              | 1     | 1     | 1              |
| 8      | 1              | 0     | 0     | 0              |
| 9      | 1              | 0     | 0     | 1              |
| 10     | 0              | 0     | 0     | 0              |
| (a)    | Cour           | t tab | le    |                |

#### Working:

- At first clock output will be 0001 then clr=1 as  $Q_D=0$ ,  $Q_B=0$  then the output will change to 0010 at next clock then clr=1 as  $Q_D=0$ ,  $Q_B=1$ . This process will continue until output reaches 1001
- When output is 1001 clr=1 as  $Q_D=1,Q_B=0$  so at next clock output reaches 1010 but immediately clr=0 as  $Q_D=1,Q_B=1$  then all the flip-flop will reset to 0000 and then once again count continues

If any doubts view this video

https://www.youtube.com/watch?v=fKVZpupyP\_o

Disadvantages: It will take more time for operation as clock is not common for all flip-flops but it is easy to design



 $0000, 0001, 0010, \dots, 1000, 0000$ 



Functional Table here  $Q_D = A, Q_C = B, O_B = C, Q_A = D$ 

Logic Diagram





### SYNCHRONOUS COUNTER DESIGN PROCEDURE

Advantage: Faster in operation and more components are required Design Steps:

- 1. The given problem is determined with a state diagram.
- 2. From the state diagram, obtain the state table.
- 3. Assign binary values to each state (Binary Assignment) if the state table contains letter symbols.
- 4. Determine the number of Flip-Flops.
- 5. Choose the type of Flip-Flop (SR, JK, D, T) to be used.
- 6. From the state table, circuit excitation and output tables.
- 7. Using K-map or any other simplification method, derive the circuit output functions and the Flip-Flop input functions.
- 8. Draw the logic diagram.



| P.S-<br>Q Q Q Q A | Apr Of Of | Tc To TA |
|-------------------|-----------|----------|
| 0 0 0             | 0 0 1     | 0 0 1    |
| 0 0 1             | 0 1 0     | 0 1 1    |
| 0 10              | 0 1 1     | 0 0 1    |
| 0 1 1             | 100       | 1 1 1    |
| 1 0 0             | 101       | 0 0 1    |
| 101               | 011       | 0 1 1    |
| 110               | 1 1 1     | 0 0 1    |
| 1 1 1             | 0 0 0     | 1 1 1 1  |

State table along with excitation table

State Diagram





T<sub>A</sub>=1 AS ALL ARE 1 OR CAN VERIFY THROUGH K-MAPS



- draw the State Diagram with 8 states starting from 000 to 111
- As last number is 111 3 flip-flops are required
- From the State Diagram write the State Table if PS=000 then NS=001
- If PS=001 then NS=010 like this write for every state and if PS=111 then NS=000
- After that write excitation table using PS,NS
- Then obtain Boolean Expressions for T<sub>a</sub>, T<sub>b</sub>, T<sub>c</sub>
- Then draw the logic diagram

See this video if you have doubts https://www.youtube.com/watch?v=6e8oV2blkGs



|       | PS    |                |   | NS               |                |                | Rec            | uired | excit | tations        | 3              |
|-------|-------|----------------|---|------------------|----------------|----------------|----------------|-------|-------|----------------|----------------|
| $Q_3$ | $Q_2$ | Q <sub>1</sub> | Q | 3 Q <sub>2</sub> | Q <sub>1</sub> | J <sub>3</sub> | K <sub>3</sub> | $J_2$ | $K_2$ | J <sub>1</sub> | K <sub>1</sub> |
| 0     | 0     | 0              | 0 | 0                | 1              | 0              | ×              | 0     | ×     | 1              | ×              |
| 0     | 0     | 1              | 0 | 1                | 0              | 0              | ×              | 1     | ×     | ×              | 1              |
| 0     | 1     | 0              | 0 | 1                | 1              | 0              | ×              | ×     | 0     | 1              | ×              |
| 0     | 1     | 1              | 1 | 0                | 0              | 1              | ×              | ×     | 1     | ×              | 1              |
| 1     | 0     | 0              | 1 | 0                | 1              | ×              | 0              | 0     | ×     | 1              | $\times$       |
| 1     | О     | 1              | 1 | 1                | 0              | ×              | 0              | 1     | ×     | ×              | 1              |
| 1     | 1     | 0              | 1 | 1                | 1              | ×              | 0              | ×     | 0     | 1              | ×              |
| 1     | 1     | 1              | 0 | 0                | 0              | $\times$       | 1              | ×     | 1     | ×              | 1              |

(b) Excitation table









Karnaugh maps for a 3-bit up-counter.



| PS    |                | Mode NS        |     |                |       |    | Required excitations |     |    |                |                |    |
|-------|----------------|----------------|-----|----------------|-------|----|----------------------|-----|----|----------------|----------------|----|
| $Q_3$ | Q <sub>2</sub> | Q <sub>1</sub> | M   | Q <sub>3</sub> | $Q_2$ | Q  | J <sub>3</sub>       | K3/ | J2 | K <sub>2</sub> | J <sub>1</sub> | K, |
| 0     | 0              | 0              | 0 . | 1              | 1     | 1  | 1/                   | ×   | 1  | ×              | 1              | ×  |
| 0     | 0              | 0              | 1   | 0              | 0     | 1  | 0                    | ×   | 0  | ×              | 1              | ×  |
| 0     | 0              | 1              | 0   | 0              | 0     | 0- | 0                    | ×   | 0  | ×              | ×              | 1  |
| 0     | 0              | 1              | 1   | 0              | 1     | 0  | 0                    | ×   | 1  | ×              | ×              | 1  |
| 0     | 1              | 0              | 0   | 0              | 0     | 1. | 0                    | ×   | ×  | 1              | 1              | ×  |
| 0     | 1              | 0              | 1   | 0              | 1     | 1  | 0                    | ×   | ×  | 0              | 1              | ×  |
| 0     | 1              | 1              | 0   | 0              | 1     | 0  | 0,                   | ×   | ×  | 0              | ×              | 1  |
| 0     | 1              | 1              | -1  | 1              | 0     | 0  | 1                    | ×   | ×  | 1              | ×              | 1  |
| 1     | 0              | 0              | 0   | 0              | 1     | 1  | ×                    | 1   | 1  | ×              | 1              | ×  |
| 1     | 0              | 0              | 1   | 1              | 0     | 1  | ×                    | 0   | 0  | ×              | 1              | ×  |
| 1     | 0              | 1              | 0   | -1             | 0     | 0  | ×                    | 0   | 0  | ×              | ×              | 1  |
| 1     | 0              | 1              | 1   | 1              | 1     | 0  | ×                    | 0   | 1  | ×              | ×              | 1  |
| 1     | 1              | 0              | 0   | 1              | 0     | 1  | ×                    | 0   | ×  | 1              | 1              | ×  |
| 1     | 1              | 0              | 1   | 1              | 1     | 1  | ×                    | 0   | ×  | 0              | 1              | ×  |
| 1     | 1              | 1              | 0   | 1              | 1     | 0  | ×                    | 0   | ×  | 0              | ×              | 1  |
| 1     | 1              | 1              | 1   | 0              | 0     | 0  | ×                    | 1   | ×  | 1              | ×              | 1  |



















#### RING COUNTER



#### RING COUNTER



### JOHNSON COUNTER (TWISTED RING COUNTER)



### JOHNSON COUNTER (TWISTED RING COUNTER)



| Q, | Q <sub>2</sub> | $Q_3$ | Q <sub>4</sub> | After clock pulse |
|----|----------------|-------|----------------|-------------------|
| 0  | 0              | 0     | 0              | 0                 |
| 1  | 0              | 0     | 0              | 1                 |
| 1  | 1              | 0     | 0              | 2                 |
| 1  | 1              | 1     | 0              | 3                 |
| 1  | 1              | 1     | 1              | 4                 |
| 0  | 1              | 1     | 1              | 5                 |
| 0  | 0              | 1     | 1              | 6                 |
| 0  | 0              | 0     | 1              | 7                 |
| 0  | 0              | 0     | 0              | 8                 |
| 1  | 0              | 0     | 0              | 9                 |

#### References

- Kumar, A. Anand. Switching Theory and Logic Design. PHI, 2014.
- Videos from NESCO Academy



### THANK YOU